Name: | verilator |
---|---|
Version: | 4.028 |
Release: | 1.el8 |
Architecture: | aarch64 |
Group: | Unspecified |
Size: | 21641035 |
License: | LGPLv3 or Artistic 2.0 |
RPM: | verilator-4.028-1.el8.aarch64.rpm |
Source RPM: | verilator-4.028-1.el8.src.rpm |
Build Date: | Fri Mar 20 2020 |
Build Host: | ca-buildarm05.us.oracle.com |
Vendor: | Oracle America |
URL: | http://www.veripool.com/verilator.html |
Summary: | A fast simulator for synthesizable Verilog |
Description: | Verilator is the fastest free Verilog HDL simulator. It compiles synthesizable Verilog, plus some PSL, SystemVerilog and Synthesis assertions into C++ or SystemC code. It is designed for large projects where fast simulation performance is of primary concern, and is especially well suited to create executable models of CPUs for embedded software design teams. |
- Update to 4.028
- Rebuilt for https://fedoraproject.org/wiki/Fedora_32_Mass_Rebuild
- Update to 4.026 fixes rhbz#1747211
- Updated to 4.016 fixes rhbz#1590822 rhbz#1643479 and rhbz#1700228
- Rebuilt for https://fedoraproject.org/wiki/Fedora_31_Mass_Rebuild
- Remove duplicate copies of 'examples' in /usr/share/doc - https://bugzilla.redhat.com/show_bug.cgi?id=1592057#c3
- Made /usr/bin/verilator et al executable, fixes rhbz #1592057
- Rebuilt for https://fedoraproject.org/wiki/Fedora_30_Mass_Rebuild
- Rebuilt for https://fedoraproject.org/wiki/Fedora_29_Mass_Rebuild
- 3.922 bump, fixes rhbz #1557720